## Lab 5 COMPENG 3DQ5

## October 25, 2022 Muaz Akhtar (400249273) Abdelmoniem Hassan (400248003)

In our implementation, we first designed a state table based on an extra read due to the blue values being split into even and odd sections.

| 11<br>A12 | 12 |
|-----------|----|
| 11<br>A12 | 12 |
| A12       | 12 |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
| bb        |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
|           |    |
| f_oc      |    |

Multiple buffers were used to retain old values as after 3 clock cycles, one of the new Red, Green, Blue even or Blue odd values were being overwritten as they were now available. After writing out a few iterations, we noticed a pattern and implemented our design based on our state table above. We noticed also that for every pair of values for Red and Green that was read from the SRAM, the index was doubled that for blue (since blue is split between even and odd). To counter this, in our design when passing in the address when it was the time to read Blue values (odd or even), we divided the data counter value by 2 (right shift by 1) and added the respective offsets for odd and even starting memory location (BLUE\_ODD\_START\_ADDRESS and BLUE\_EVEN\_START\_ADDRESS). Finally with the help of our buffers, we were able to see a constant pattern for sending the VGA Red, Green and Blue signals and implemented that in our design based on our state table.

After reviewing the compilation report, it was noted that a total of 335 logic registers were used in the design from the report, 203 of which came directly from the experiment file. Only registers that are used with non blocking assignment are counted in the register count within quartus. After manually counting all the registers used in the design (FSM and the combinational logic block we implemented) that were used with non blocking assignment within the code, the number of registers counted was a total of 203, exactly the same as the value from the compilation report. The registers counted to get the value were the following: blue\_buffer\_even, blue\_buffer\_even\_2, blue\_buffer\_odd ,blue\_buffer\_odd\_2, green\_buffer, red\_buffer, first\_in\_cycle, VGA\_red, VGA\_green, VGA\_blue and VGA\_sram\_data[2:0].

After viewing the timing analyzer in quartus, it was noted that the critical path was about 8.401 ns based on the worst case timing paths in the timing analyzer. This path originates from the VGA\_Controller module from the Vcont node to the data\_counter[17] node in the experiment 1 module. Based on our design structure, Vcont and Hcount in the VGA\_controller module maps to the pixel\_Y\_pos and pixel\_X\_pos registers respectively. In the S\_WAIT\_NEW\_PIXEL\_ROW state in our design, it is quite clear that this is where the critical path occurs as there are 3 MUX's (3 if statements) that are checked and the last of which (lowest priority one (worst case one)) is

where data\_counter gets reset to 0, which means that the MSB (bit 17) would get reset last and hence why that is the critical path of our design.

## Appendix

| Module       | Register<br>Name   | Bits | Description                                                                           |
|--------------|--------------------|------|---------------------------------------------------------------------------------------|
| Experiment 1 | data_counter       | 18   | Used to track index<br>of reading for each<br>block of memory (R,<br>G and B)         |
| Experiment 1 | data_counter       | 18   | Used to track index<br>of reading for each<br>block of memory (R,<br>G and B)         |
| Experiment 1 | VGA_sram_data      | 16   | Buffer register - holds<br>the Red, Green and<br>Blue values read from<br>the SRAM    |
| Experiment 1 | Red_buffer         | 16   | Buffer register to<br>hold previous Red<br>value                                      |
| Experiment 1 | Green_buffer       | 16   | Buffer register to<br>hold previous Green<br>value                                    |
| Experiment 1 | Blue_buffer_even   | 16   | Buffer register to<br>store previous Blue<br>even value                               |
| Experiment 1 | Blue_buffer_even_2 | 16   | Copy of Blue_buffer_even to retain value as it will get overwritten by the next write |
| Experiment 1 | Blue_buffer_odd    | 16   | Buffer register to<br>store previous Blue<br>odd value                                |

| Experiment 1 | Blue_buffer_odd_2 | 16 | Copy of Blue_buffer_odd to retain value as it will get overwritten by the next write |
|--------------|-------------------|----|--------------------------------------------------------------------------------------|
| Experiment 1 | first_in_cycle    | 1  | Flag to indicate if this is first fetch 0 cycle based on our state table             |
| Experiment 1 | SRAM_address      | 18 | Holds the address to read from the SRAM                                              |
| Experiment 1 | SRAM_read_data    | 16 | Contains the value<br>read from the SRAM<br>(2 Bytes)                                |